### Annexe I - Utilisation de l'analyseur logique

#### 1.1 Fonctionnalités

L'analyseur logique permet d'envoyer une séquence sur les sorties numériques de la carte Arduino et de capturer les entrées numériques Arduino.

Il est également possible de visualiser la séquence/capture sous forme de table de transition ou de chronogrammes.

Par défaut, l'analyseur logique supporte :

- 8 entrées maximum
- 8 sorties maximum
- 24 échantillons pour une séquence ou capture

Ces valeurs sont modifiables dans le fichier « analyseur\_logique.h ».

#### 1.2 Les fonctions d'initialisation

Les prototypes des fonctions d'initialisation sont les suivantes :

```
void initEnregistrement(TypeEnregistrement &enr);
void initEnregistrement(TypeEnregistrement &enr, int periodeMilliSeconde);
void initEnregistrement(TypeEnregistrement &enr, int periodeMilliSeconde,
int echelle);
void initEnregistrement(TypeEnregistrement &enr, int periodeMilliSeconde,
int echelle, boolean jusquaLaFin);

void changePeriode(TypeEnregistrement &enr, int periodeMilliSeconde);
void changeEchelle(TypeEnregistrement &enr, int echelle);
void changeAffichageEchantillons(TypeEnregistrement &enr, boolean
jusquaLaFin);
```

Par défaut, les paramètres de l'analyseur logique sont configurés comme suit :

- *echelle*: Echelle ou zoom pour l'affichage des chronogrammes par défaut : 4 (valeurs possible entre 1 et 6)
- periodeMilliSeconde : Période par défaut : 10 ms
- *jusquaLaFin*: Par défaut, le nombre d'échantillon de sorties = nombre échantillon d'entrée. Si

Ceux-ci sont modifiables à l'initialisation (fonction *initEnregistrement()*) et à l'aide des fonctions *changePeriode()*, *changeEchelle()* et *changeAffichageEchantillons()*.

```
void ajouteEntree(TypeEnregistrement &enr, int patte, char* nom, byte*
valeurs);
void ajouteEntree(TypeEnregistrement &enr, int patte, char* nom, byte*
valeurs, int repeter);
void ajouteSortie(TypeEnregistrement &enr, int patte, char* nom);

Exemple de code d'initialisation:
```

```
#include "analyseur_logique.h"

/* Définition des E/S */
const int PIN_B=2; // sortie Arduino MAIS entrée du circuit à tester
const int PIN Q=4; // entrée Arduino MAIS sortie du circuit à tester
```

```
/* Déclaration de l'analyseur Logique */
TypeEnregistrement analyseur;

void setup() {
    pinMode(PIN_B, OUTPUT);
    pinMode(PIN_Q, INPUT);

    initEnregistrement(analyseur, 60, 4, true);

    /* Ajoute une entrée dont la séquence est répétée 3 fois
    * Le premier nombre correspond au nombre d'échantillons, ici 2
    */
    byte seqB[5] = {2, 0,1};
    ajouteEntree(analyseur, PIN_B, "B", seqB, 3);

    /* Ajoute une sortie */
    ajouteSortie(analyseur, PIN_Q, "Q");
}
```

#### 1.3 Les fonctions de séquence et capture

L'exemple suivant illustre l'utilisation des fonctions permettant de jouer la séquence et de capturer les échantillons :

```
void loop() {
    /* Envoi un à un les échantillons et capture les échantillons
    * du scenario.
    * La fonction renvoi « vrai » dès que le scénario est terminé
    */
    while (executeScenario(analyseur) == false);

    /* Affichage de la Table */
    Serial.println("Table de transitions");
    affichageTable(analyseur);

    /* Affichage des chronogrammes */
    Serial.println("Chronogrammes");
    affichageChronogrammes(analyseur);

    /* On recommence le scenario */
    Serial.println("Recommence le scenario");
    recommenceScenario(analyseur);
}
```

Pour visualiser la table et les chronogrammes, il faut ouvrir la console série. Pour ce faire, aller dans le menu « Outils », puis « Moniteur série ».

```
boolean executeScenario(TypeEnregistrement &enr);
void recommenceScenario(TypeEnregistrement &enr);

void affichageTable(TypeEnregistrement enr);
void affichageChronogrammes(TypeEnregistrement enr);
```

Les prototypes des fonctions

#### Exemple de table de transition

Table de transitions

| ==== | ==== |     | ========= |
|------|------|-----|-----------|
| В    | Q    | Q_n |           |
|      |      |     |           |
| 0    | 0    | 1   |           |
| 1    | 1    | 0   |           |
| 0    | 1    | 0   |           |
| 1    | 1    | 0   |           |
| _    | 1    | 0   |           |
| ()   | - 1  | ()  |           |

#### Exemple de chronogrammes :



# Annexe II - Brochage Circuits Intégrés TTL





## **Annexe III - Compléments Circuits Intégrés**

#### **III.1 Circuit 74123**

Le Schéma

Figure 1 is a functional block diagram of the 'LS123. Each one-shot has two inputs, one active-low and one active-high, which allow both leading or trailing edge triggering. When triggered, the basic pulse duration can be extended by retriggering the gated low-level active A or high-level active B inputs, or the pulse duration can be reduced by use of the overriding clear. Therefore, an input cycle time shorter than the output cycle time will retrigger the 'LS123 and result in a continuously high Q output.



Figure 1. 'LS123 Logic Diagram

La table de vérité





See page 138

SN54123/SN74123(J, N, W) SN54L123/SN74L123(J, N)

Les règles à respecter

 An external resistor (R<sub>ext</sub>) and an external capacitor (C<sub>ext</sub>) are required, as shown in Figure 1, for proper circuit operation.

#### NOTE:

For best results, system ground should be applied to the Cext terminals.

- 2. This value of  $R_{ext}$  may vary from 5 k $\Omega$  to 180 k $\Omega$  between -55°C and 125°C.
- 3. Cext may vary from 0 pF to any necessary value.
- 4. The input may have a minimum amplitude of -0.5 V and a maximum of 5.5 V.
- When an electrolytic capacitor is used as C<sub>ext</sub>, the switching diode required by most one-shots is not needed for 'LS123 operation.
- For remote trimming, the circuit shown in Figure 2 is recommended.



NOTE: RRM is placed as close as possible to the 'LS123.

Figure 2. Remote Trimming Circuit

7. The retrigger pulse duration is calculated as shown in Figure 3.



Figure 3. Retrigger Pulse-Duration Calculation

#### **Output Pulse Duration**

The basic output pulse duration is essentially determined by the values of external capacitance and timing resistance. For pulse durations when  $C_{ext}$  is  $\leq 1 \, \mu F$ , use the following formula:

$$t_w = K \cdot R_t \cdot C_{ext}$$
 (also see Figure 5)

When  $C_{ext}$  is  $\geq 1 \mu F$ , the output pulse duration is defined as:

$$t_{w} = 0.33 \cdot R_{t} \cdot C_{ext} \tag{2}$$

Where, for the two previous equations, as applicable:

K = multiplier factor

 $R_t$  = given in  $k\Omega$  (Internal or External Timing Resistance)

 $C_{ext} = in pF$  $t_W = in ns$ 

For capacitor values of less than 1000 pF, the typical curves in Figure 5 can be used.



<sup>†</sup> This value of resistance exceeds the maximum recommended for use over the full temperature range of the SN54LS circuits.

Figure 5. Output Pulse Duration Versus External Timing Capacitance

#### **III.2 Circuit 74155**

Applications:

Dual 2-to-4-Line Decoder Dual 1-to-4-Line Demultiplexer 3-to-8-Line Decoder 1-to-8-Line Demultiplexer

- Individual Strobes Simplify Cascading for Decoding or Demultiplexing Larger Words
- Input Clamping Diodes Simplify System Design
- Choice of Outputs: Totem Pole ('155, 'LS155) Open-Collector ('156)

|            | TYPICAL AVERAGE   | TYPICAL     |
|------------|-------------------|-------------|
| TYPES      | PROPAGATION DELAY | POWER       |
|            | 3 GATE LEVELS     | DISSIPATION |
| '155, '156 | 21 ns             | 125 mW      |
| 'LS155     | 18 ns             | 31 mW       |

# W FLAT PACKAGE (TOP VIEW) SELECT OUTPUTS OUTPUTS 20 26 26 8 8 A A DATA STRB SELECT, 173 172 171 170 GND DOTO 16 16 17 8 BOTT OUTPUTS POSITIVE logic: see function table

J OR N DUAL-IN-LINE OR

#### description

These monolithic transistor-transistor-logic (TTL) circuits feature dual 1-line-to-4-line demultiplexers with individual strobes and common binary-address inputs in a single 16-pin package. When both sections are enabled by the strobes, the common binary-address inputs sequentially select and route associated input data to the appropriate output of each section. The individual strobes permit activating or inhibiting each of the 4-bit sections as desired. Data applied to input 1C is inverted at its outputs and data applied at 2C is not inverted through its outputs. The inverter following the 1C data input permits use as a 3-to-8-line decoder or 1-to-8-line demultiplexer without external gating. Input clamping diodes are provided on all of these circuits to minimize transmission-line effects and simplify system design.

Series 54 and 54LS are characterized for operation over the full military temperature range of  $-55^{\circ}$ C to  $125^{\circ}$ C; Series 74 and 74LS are characterized for operation from  $0^{\circ}$ C to  $70^{\circ}$ C.

#### functional block diagram and logic

# FUNCTION TABLES 2-LINE-TO-4-LINE DECODER OR 1-LINE-TO-4-LINE DEMULTIPLEXER

|     |            | INPUTS |      | OUTPUTS |     |     |     |  |  |
|-----|------------|--------|------|---------|-----|-----|-----|--|--|
| SEL | SELECT STR |        | DATA |         |     |     |     |  |  |
| В   | Α          | 1G     | 1C   | 1Y0     | 1Y1 | 1Y2 | 1Y3 |  |  |
| X   | Х          | н      | ×    | н       | Н   | н   | Н   |  |  |
| L   | L          | L      | н    | L       | н   | н   | н   |  |  |
| L   | н          | L      | н    | н       | L   | н   | н   |  |  |
| н   | L          | L      | н    | н       | н   | L   | н   |  |  |
| н   | н          | L      | н    | н       | Н   | н   | Ĺ   |  |  |
| X   | X          | ×      | L    | н       | н   | н   | н   |  |  |

|             |   | INPUTS |      | OUTPUTS |     |     |     |  |  |
|-------------|---|--------|------|---------|-----|-----|-----|--|--|
| SELECT STRO |   | STROBE | DATA |         |     |     |     |  |  |
| В           | Α | 2G     | 2C   | 2Y0     | 2Y1 | 2Y2 | 2Y3 |  |  |
| X           | X | н      | ×    | н       | н   | Н   | Н   |  |  |
| L           | L | L      | L    | L       | н   | н   | н   |  |  |
| L           | н | L      | L    | н       | L   | н   | Н   |  |  |
| н           | L | L      | L    | н       | н   | L   | н   |  |  |
| Н           | Н | L      | L    | н       | н   | н   | L   |  |  |
| X           | X | ×      | н    | н       | н   | н   | н   |  |  |



# FUNCTION TABLE 3-LINE-TO-8-LINE DECODER OR 1-LINE-TO-8-LINE DEMULTIPLEXER

|        | INPUTS |                   |                |     |     |     | OUTP | UTS |     |     |     |
|--------|--------|-------------------|----------------|-----|-----|-----|------|-----|-----|-----|-----|
| SELECT |        | STROBE<br>OR DATA | (0) (1) (2)    |     | (2) | (3) | (4)  | (5) | (6) | (7) |     |
| C†     | В      | Α                 | G <sup>‡</sup> | 2Y0 | 2Y1 | 2Y2 | 2Y3  | 1Y0 | 1Y1 | 1Y2 | 1Y3 |
| ×      | ×      | ×                 | Н              | н   | Н   | Н   | Н    | Н   | н   | Н   | Н   |
| L      | L      | L                 | L              | L   | н   | н   | н    | н   | н   | н   | н   |
| L      | L      | Н                 | L              | н   | L   | н   | Н    | н   | н   | н   | н   |
| L      | Н      | L                 | L              | н   | Н   | L   | н    | н   | Н   | н   | н   |
| L      | Н      | Н                 | L              | н   | Н   | н   | L    | н   | н   | н   | н   |
| н      | L      | L                 | L              | н   | н   | н   | н    | L   | н   | н   | н   |
| н      | L      | н                 | L              | н   | н   | н   | н    | н   | L   | н   | н   |
| Н      | Н      | L                 | L              | н   | Н   | Н   | н    | н   | Н   | L   | Н   |
| н      | н      | н                 | L              | н   | н   | Н   | Н    | н   | н   | Н   | L   |

<sup>&</sup>lt;sup>†</sup>C = inputs 1C and 2C connected together

 $<sup>^{\</sup>ddagger}G$  = inputs 1G and 2G connected together

H = high level, L = low level, X = irrelevant

#### **III.3 Circuit 74191**

- Counts 8-4-2-1 BCD or Binary
- Single Down/Up Count Control Line
- Count Enable Control Input
- Ripple Clock Output for Cascading
- Asynchronously Presettable with Load Control
- Parallel Outputs
- Cascadable for n-Bit Applications

| ТҮРЕ           | AVERAGE<br>PROPAGATION<br>DELAY | TYPICAL MAXIMUM CLOCK FREQUENCY | TYPICAL<br>POWER<br>DISSIPATION |
|----------------|---------------------------------|---------------------------------|---------------------------------|
| ′190, ′191     | 20 ns                           | 25 MHz                          | 325 mW                          |
| 'LS190, 'LS191 | 20 ns                           | 25 MHz                          | 90 mW                           |

# J OR N DUAL-IN-LINE OR W FLAT PACKAGE (TOP VIEW)



#### description

The '190, 'LS190, '191, and 'LS191 are synchronous, reversible up/down counters having a complexity of 58 equivalent gates. The '191 and 'LS191 are 4-bit binary counters and the '190 and 'LS190 are BCD counters. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the steering logic. This mode of operation eliminates the output counting spikes normally associated with asynchronous (ripple clock) counters.

The outputs of the four master-slave flip-flops are triggered on a low-to-high-level transition of the clock input if the enable input is low. A high at the enable input inhibits counting. Level changes at the enable input should be made only when the clock input is high. The direction of the count is determined by the level of the down/up input. When low, the counter counts up and when high, it counts down.

These counters are fully programmable; that is, the outputs may be preset to either level by placing a low on the load input and entering the desired data at the data inputs. The output will change to agree with the data inputs independently of the level of the clock input. This feature allows the counters to be used as modulo-N dividers by simply modifying the count length with the preset inputs.

The clock, down/up, and load inputs are buffered to lower the drive requirement which significantly reduces the number of clock drivers, etc., required for long parallel words.

Two outputs have been made available to perform the cascading function: ripple clock and maximum/minimum count. The latter output produces a high-level output pulse with a duration approximately equal to one complete cycle of the clock when the counter overflows or underflows. The ripple clock output produces a low-level output pulse equal in width to the low-level portion of the clock input when an overflow or underflow condition exists. The counters can be easily cascaded by feeding the ripple clock output to the enable input of the succeeding counter if parallel clocking is used, or to the clock input if parallel enabling is used. The maximum/minimum count output can be used to accomplish look-ahead for high-speed operation.

#### typical load, count, and inhibit sequences

Illustrated below is the following sequence:

- 1. Load (preset) to binary thirteen.
- 2. Count up to fourteen, fifteen (maximum), zero, one, and two.
- 3. Inhibit.
- 4. Count down to one, zero (minimum), fifteen, fourteen, and thirteen.



#### III.4 Circuit 74194

- Parallel Inputs and Outputs
- Four Operating Modes:

Synchronous Parallel Load Right Shift Left Shift Do Nothing

- Positive Edge-Triggered Clocking
- Direct Overriding Clear

| TYPE   | TYPICAL<br>MAXIMUM | TYPICAL<br>POWER |  |  |  |
|--------|--------------------|------------------|--|--|--|
|        | CLOCK<br>FREQUENCY | DISSIPATIO       |  |  |  |
| 194    | 36 MHz             | 195 mW           |  |  |  |
| 'LS194 | 28 MHz             | 60 mW            |  |  |  |
| 'S194  | 105 MHz            | 425 mW           |  |  |  |

#### J OR N DUAL-IN-LINE OR W FLAT PACKAGE (TOP VIEW)



#### description

These bidirectional shift registers are designed to incorporate virtually all of the features a system designer may want in a shift register. The circuit contains 46 equivalent gates and features parallel inputs, parallel outputs, right-shift and left-shift serial inputs, operating-mode-control inputs, and a direct overriding clear line. The register has four distinct modes of operation, namely:

Parallel (Broadside) Load Shift Right (In the direction  $Q_A$  toward  $Q_D$ ) Shift Left (In the direction  $Q_D$  toward  $Q_A$ ) Inhibit Clock (Do nothing)

Synchronous parallel loading is accomplished by applying the four bits of data and taking both mode control inputs, So and S1, high. The data is loaded into the associated flip-flop and appears at the outputs after the positive transition of the clock input. During loading, serial data flow is inhibited.

Shift right is accomplished synchronously with the rising edge of the clock pulse when  $S_0$  is high and  $S_1$  is low. Serial data for this mode is entered at the shift-right data input. When  $S_0$  is low and  $S_1$  is high, data shifts left synchronously and new data is entered at the shift-left serial input.

Clocking of the flip-flop is inhibited when both mode control inputs are low. The mode controls of the SN54194/SN74194 should be changed only while the clock input is high.

#### **FUNCTION TABLE**

|       | INPUTS                        |                |       |      |       |          |   |   |   | OUTPUTS          |               |               |                 |
|-------|-------------------------------|----------------|-------|------|-------|----------|---|---|---|------------------|---------------|---------------|-----------------|
| CLEAR | MODE                          |                | СГОСК | SEF  | RIAL  | PARALLEL |   |   |   | 0                | 0-            | _             |                 |
| CLEAR | S <sub>1</sub> S <sub>0</sub> | S <sub>0</sub> | CLUCK | LEFT | RIGHT | Α        | В | С | D | QA               | $\sigma_{B}$  | $\alpha_{C}$  | $\sigma_{D}$    |
| L     | X                             | X              | Х     | ×    | X     | X        | Χ | Χ | Χ | L                | L             | L             | L               |
| Н     | ×                             | X              | L     | ×    | X     | Х        | Χ | Χ | Χ | Q <sub>A0</sub>  | $Q_{B0}$      | $Q_{C0}$      | $Q_{D0}$        |
| Н     | н                             | Н              | 1     | ×    | X     | а        | b | С | d | a                | b             | С             | d               |
| Н     | L                             | Н              | 1     | ×    | Н     | Х        | Χ | Χ | Χ | Н                | $Q_{An}$      | $Q_{Bn}$      | $Q_{Cn}$        |
| Н     | L                             | Н              | 1     | X    | L     | Х        | Χ | Χ | X |                  | $Q_{An}$      |               | $\alpha_{Cn}$   |
| Н     | н                             | L              | 1     | н    | X     | Х        | Χ | Χ | Χ | $Q_{Bn}$         |               |               | Н               |
| н     | н                             | L              | 1     | L    | ×     | Х        | Χ | Χ | X | 1                | $\Omega_{Cn}$ | $\alpha_{Dn}$ | L               |
| Н     | L                             | L              | X     | X    | ×     | X        | X | Χ | X | Q <sub>A</sub> 0 | $Q_{B0}$      |               | $Q_{\text{D0}}$ |

- H = high level (steady state)
- L = low level (steady state)
- X = irrelevant (any input, including transitions)† = transition from low to high level
- a, b, c, d = the level of steady-state input at
- inputs A, B, C, or D, respectively  ${\rm Q}_{A0},\,{\rm Q}_{B0},\,{\rm Q}_{C0},\,{\rm Q}_{D0}$  = the level of  ${\rm Q}_A,\,{\rm Q}_B,$ 
  - Q<sub>C</sub>, or Q<sub>D</sub>, respectively, before the indicated steady-state input conditions were established.
- $\begin{array}{l} \text{lished} \\ \mathbf{Q}_{An},\,\mathbf{Q}_{Bn},\,\mathbf{Q}_{Cn},\,\mathbf{Q}_{Dn} = \text{the level of } \mathbf{Q}_{A},\,\,\mathbf{Q}_{B},\\ \mathbf{Q}_{C},\,\,\mathbf{Q}_{D},\,\,\text{respectively}. \end{array}$

before the most-recent transition of the clock.

